CN103645689A - Differential signal based single bus transmission device - Google Patents
- ️Wed Mar 19 2014
CN103645689A - Differential signal based single bus transmission device - Google Patents
Differential signal based single bus transmission device Download PDFInfo
-
Publication number
- CN103645689A CN103645689A CN201310603607.4A CN201310603607A CN103645689A CN 103645689 A CN103645689 A CN 103645689A CN 201310603607 A CN201310603607 A CN 201310603607A CN 103645689 A CN103645689 A CN 103645689A Authority
- CN
- China Prior art keywords
- input
- output
- port
- semiconductor
- oxide Prior art date
- 2013-11-26 Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000005540 biological transmission Effects 0.000 title abstract description 16
- 238000006243 chemical reaction Methods 0.000 claims abstract description 5
- 239000004065 semiconductor Substances 0.000 claims description 54
- 102100039435 C-X-C motif chemokine 17 Human genes 0.000 claims description 16
- 101000889048 Homo sapiens C-X-C motif chemokine 17 Proteins 0.000 claims description 16
- 239000003990 capacitor Substances 0.000 claims description 4
- 230000007547 defect Effects 0.000 abstract description 3
- 230000008054 signal transmission Effects 0.000 abstract description 3
- 238000000034 method Methods 0.000 description 2
- 230000001681 protective effect Effects 0.000 description 2
- 230000009286 beneficial effect Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000011664 signaling Effects 0.000 description 1
Images
Classifications
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P90/00—Enabling technologies with a potential contribution to greenhouse gas [GHG] emissions mitigation
- Y02P90/02—Total factory control, e.g. smart factories, flexible manufacturing systems [FMS] or integrated manufacturing systems [IMS]
Landscapes
- Dc Digital Transmission (AREA)
- Logic Circuits (AREA)
Abstract
The invention relates to a differential signal based single bus transmission device, which solves a defect that a single IO bus can not perform remote transmission based on TTL level signals compared with the prior art. According to the differential signal based single bus transmission device, a TTL input/output circuit is used for converting input/output signals of a standard TTL level into input signals and output signals; an input/output interlocking control circuit is used for carrying out interlocking between the input signals and the output signals; a control chip is used for carrying out conversion between a single end of the input/output signals and differential signals; an IO input/output port is connected with the input/out interlocking control circuit through the TTL input/output circuit, and the input/out interlocking control circuit is connected with a differential input/output port through the control chip. The differential signal based single bus transmission device realizes remote reliable transmission of the standard TTL level, realizes high-speed signal transmission with a low cost and low interferences, and can realize input and output functions simultaneously.
Description
Technical field
The present invention relates to TTL signal and differential signal switch technology field, is a kind of unibus transmitting device based on differential signal specifically.
Background technology
In circuit structure technology, all often use Transistor-Transistor Logic level now, Transistor-Transistor Logic level also has a lot of defects except the superiority of himself, and for example common Transistor-Transistor Logic level signal cannot carry out remote reliability transmission.And in order to solve the method for problems, mainly contain in currently available technology: 1, Transistor-Transistor Logic level is converted to higher level signal; 2, Transistor-Transistor Logic level is converted to differential signal; 3, Transistor-Transistor Logic level is converted to light signal.Yet higher level signal cannot realize high speed transmission of signals and it is very high to the interference of peripheral circuits; Differential signal is merely able to realize unidirectional input or output or two IO of needs control, and realizes input and output in a pair of differential lines; Light signal cannot popularize it with its higher cost in routine use.How to develop a kind of transmitting device with low cost, that can grow apart from fast transport based on single IO bus realization and become the technical matters of being badly in need of solution.
Summary of the invention
The object of the invention is cannot based on Transistor-Transistor Logic level signal, carry out the defect of long-distance transmissions in order to solve in prior art single IO bus in prior art, provide a kind of unibus transmitting device based on differential signal to solve the problems referred to above.
To achieve these goals, technical scheme of the present invention is as follows:
A kind of unibus transmitting device based on differential signal, comprise IO input/output port and differential input and output mouth, also comprise TTL imput output circuit, input and output interlocking control circuit and control chip, TTL imput output circuit is for being converted to input and output signal by the input/output signal of a standard Transistor-Transistor Logic level, input and output interlocking control circuit is for interlocking between input signal and output signal, and control chip is for the mutual conversion between the single-ended and differential signal of input/output signal; Described IO input/output port is connected with input and output interlocking control circuit by TTL imput output circuit, and described input and output interlocking control circuit is connected with differential input and output mouth by control chip.
Described TTL imput output circuit comprises metal-oxide-semiconductor U1 and metal-oxide-semiconductor U2, the D end of described metal-oxide-semiconductor U1 is connected unibus input/output port, by
resistance R2, is connected power supply VCC1 by
resistance R5 respectively, the S end ground connection of metal-oxide-semiconductor U1, the G end of metal-oxide-semiconductor U1 is connected with the D end of metal-oxide-semiconductor U2, the S end ground connection of metal-oxide-semiconductor U2, the G end of metal-oxide-semiconductor U2 connects RXD interface, and the D end of metal-oxide-semiconductor U2 connects power supply VCC1 by
resistance R3, RXD interface connects power supply VCC1 by resistance R 4, and
resistance R5 connects TXD interface.
Described input and output interlocking control circuit comprises metal-oxide-semiconductor U3, TXD interface is connected into the S end of metal-oxide-semiconductor U3, RXD interface is connected into the G end of metal-oxide-semiconductor U3, the D end of metal-oxide-semiconductor U3 connects power supply VCC1, b by resistance R 1 connecting triode by resistance R 6 respectively and holds, the e end ground connection of triode, the c end of triode connects power supply VCC1 by resistance R 7.
Described differential input and output mouth comprises interface A and interface B, described control chip is high speed half duplex RS-485 transceiver, the model of high speed half duplex RS-485 transceiver is SP3485EN, the DI port of high speed half duplex RS-485 transceiver and GND port ground connection, DE port and RE port are connected to the c end of triode, RO port connects RXD interface, A port connecting interface A, B port connecting interface B, VCC port connects power supply VCC2, interconnected by electric capacity between VCC port and power supply VCC2, between GND port and A port, be connected to resistance R 8, between A port and B port, be connected to resistance R 9, between B port and VCC port, be connected to
resistance R10.
beneficial effect
A kind of unibus transmitting device based on differential signal of the present invention, has compared with prior art realized standard Transistor-Transistor Logic level and has carried out long-haul reliable transmission, with low-cost, low interference, has realized high speed transmission of signals, and can realize the function of input and output simultaneously.By general T TL is converted to differential signal, can realize across circuit board and system and carry out data transmission, realize data rate more at a high speed, top speed can reach 10M.Owing to only using an IO input and output pin, can reduce the resource occupation for processor, the interconnected number of cables of communicating by letter between minimizing circuit board and system.
accompanying drawing explanation
Fig. 1 is circuit theory johning knot composition of the present invention
Fig. 2 is circuit connection diagram of the present invention
Wherein, 1-IO input/output port, 2-TTL imput output circuit, 3-input and output interlocking control circuit, 4-control chip, 5-differential input and output mouth.
Embodiment
For making that architectural feature of the present invention and the effect reached are had a better understanding and awareness, in order to preferred embodiment and accompanying drawing, coordinate detailed explanation, be described as follows:
As shown in Figure 1, a kind of unibus transmitting device based on differential signal of the present invention, comprises IO input/output port 1 and differential input and output mouth 5.IO input/output port 1 is the bus interface of TTL circuit, and current single IO bus, as the 1-wire bus of maxim, all cannot be grown Distance Transmission, the input/output port that differential input and
output mouth5 is differential signal.Also comprise TTL
imput output circuit2, input and output
interlocking control circuit3 and control chip 4, TTL
imput output circuit2 is converted to two signals by the input/output signal of a standard Transistor-Transistor Logic level, be respectively input TXD and output RXD, for solving now current single differential bus, need the problem of the restriction that two IO control.Input and output
interlocking control circuit3 is used input signal to control output signal, interlocks, and with this, realizes the asynchronous generation of input and output, avoids data in bus to make mistakes, while having data input in bus, and forbidden data output.Control chip 4 is realized mutual conversion between the single-ended and differential signal of input and output and input and output timesharing transmission on a pair of differential signal.IO input/output port 1 is connected with input and output
interlocking control circuit3 by TTL
imput output circuit2, and described input and output
interlocking control circuit3 is connected with differential input and
output mouth5 by control chip 4.The input/output signal of Transistor-Transistor Logic level is divided into input TXD and output RXD signal after conversion, then through input and output
interlocking control circuit3 with after guaranteeing can not interact between input and output, then be compound on differential input and
output mouth5 through control chip 4.
As shown in Figure 2, in particular circuit configurations of the present invention, unibus input/output port IO connects TTL
imput output circuit2, and TTL
imput output circuit2 comprises metal-oxide-semiconductor U1 and metal-oxide-semiconductor U2.The D end of metal-oxide-semiconductor U1 connects unibus input/output port IO by
resistance R5, and
resistance R5 is current limliting protective resistance, plays a protective role.The D end of metal-oxide-semiconductor U1 also connects power supply VCC1 by
resistance R2, the S end ground connection of metal-oxide-semiconductor U1, and the G end of metal-oxide-semiconductor U1 is connected with the D end of metal-oxide-semiconductor U2, and this is the annexation of each pin of metal-oxide-semiconductor U1.The S end ground connection of metal-oxide-semiconductor U2, the G end of metal-oxide-semiconductor U2 connects RXD interface, and RXD interface is output terminal interface.The D end of metal-oxide-semiconductor U2 connects power supply VCC1 by
resistance R3, and RXD interface connects power supply VCC1 by resistance R 4, and
resistance R5 connects TXD interface.TXD interface is input end interface, and power supply VCC1 is 3.3V voltage.Above partial circuit assembly is realized the process that an independent IO mouth is transformed into input/output port, by
resistance R2,
resistance R3, resistance R 4, metal-oxide-semiconductor U1 and a circuit of metal-oxide-semiconductor U2 structure, by an input/output signal, it is IO interface, be converted to an input and an output signal is TXD and RXD interface, thereby only use an IO to realize input/output function, can reduce the resource occupation to processor, the interconnected number of cables of communicating by letter between minimizing circuit board and system.
Input and output
interlocking control circuit3 comprises metal-oxide-semiconductor U3, TXD interface is connected into the S end of metal-oxide-semiconductor U3, RXD interface is connected into the G end of metal-oxide-semiconductor U3, the D end of metal-oxide-semiconductor U3 connects power supply VCC1, b by resistance R 1 connecting triode Q1 by resistance R 6 respectively and holds, the e end ground connection of triode Q1, the c end of triode Q1 connects power supply VCC1 by resistance R 7.
Differential input and
output mouth5 comprises interface A and interface B, and interface A and interface B are differential input and output mouth 5.Control chip 4 is high speed half duplex RS-485 transceiver U3, and the model of high speed half duplex RS-485 transceiver U3 is SP3485EN, for transmission and the acceptance of control signal.The DI port of high speed half duplex RS-485 transceiver U3 is connected RXD interface, A port connecting interface A, B port connecting interface B, VCC port connection power supply VCC2 with c end, RO port that GND port ground connection, DE port and RE port are connected to triode Q1, between VCC port and power supply VCC2, pass through capacitor C 1 ground connection, between GND port and A port, be connected to resistance R 8, between A port and B port, be connected to resistance R 9, between B port and VCC port, be connected to resistance R 10.Power supply VCC2 is 3.3V voltage.Capacitor C 1 is the filter capacitor of high speed half duplex RS-485 transceiver U3, the match circuit that resistance R 8, resistance R 9,
resistance R10 are difference output.Output signal TXD passes through metal-oxide-semiconductor U3 as signaling switch.Acknowledge(ment) signal, as the gate controlled switch of transmitted signal, when acknowledge(ment) signal is effective, is closed output signal.Output signal forms output control signal by resistance R 6, resistance R 7, resistance R 1 and triode Q1 again, thereby controls high speed half duplex RS-485 transceiver U3.
When this device need to be in accepting state, be default situations, unibus input/output port IO is input in the case, high speed half duplex RS-485 transceiver U3 is also accepting state.In bus, during without data transmission, RXD is high level, because RXD is high level, metal-oxide-semiconductor U2 conducting, metal-oxide-semiconductor U1 by.Now TXD is because the reason of pull-up resistor is also high level, and unibus input/output port IO is input as high level.The original state of this device bus, for transmitting all the time high level signal, is 1, if desired transmits in the situation of 0 signal, by circuit structure, transmits a low level signal, then transmits again high level signal again.When differential bus is while having data zero to transmit on interface A and interface B, receive pin RXD and become low level, because RXD is low level, metal-oxide-semiconductor U3 by, in the situation that TXD signal is at all events worth, also cannot affect by metal-oxide-semiconductor U3 the receiving course of high speed half duplex RS-485 transceiver U3.Due to resistance R 6, high speed half duplex RS-485 transceiver U3 is in accepting state, because RXD is low level simultaneously, metal-oxide-semiconductor U2 is by, metal-oxide-semiconductor U1 conducting, TXD becomes low level, and unibus input/output port IO is input as low level, has realized a complete receiving course.
When this device need to be when sending state, when main frame need to send in the situation of data.First unibus input/output port IO value is output state, and when unibus input/output port IO is output as zero, TXD is low level.Owing to being high level without RXD under data receiving state, metal-oxide-semiconductor U2 conducting, metal-oxide-semiconductor U1 by.Now RXD state can not affect TXD, because RXD is high level, and metal-oxide-semiconductor U3 conducting.Now the zero level of TXD makes triode Q1 conducting by metal-oxide-semiconductor U3 and resistance R 1, makes high speed half duplex RS-485 transceiver U3 in transmission state.Under transmission state, no matter in differential data line, why data also can not affect and RXD, and because the data input pin DI of high speed half duplex RS-485 transceiver U3 is connected on the ground all the time, a zero level is transferred on differential bus.When data are sent, unibus input/output port IO reverts to high level again, and high speed half duplex RS-485 transceiver U3 reverts to accepting state again, continues to monitor the low level of differential data line.
More than show and described ultimate principle of the present invention, principal character and advantage of the present invention.The technician of the industry should understand; the present invention is not restricted to the described embodiments; what in above-described embodiment and instructions, describe is principle of the present invention; the present invention also has various changes and modifications without departing from the spirit and scope of the present invention, and these changes and improvements all fall in claimed scope of the present invention.The protection domain that the present invention requires is defined by appending claims and equivalent thereof.
Claims (4)
1. the unibus transmitting device based on differential signal, comprise IO input/output port (1) and differential input and output mouth (5), it is characterized in that: also comprise TTL imput output circuit (2), input and output interlocking control circuit (3) and control chip (4), TTL imput output circuit (2) is for being converted to input and output signal by the input/output signal of a standard Transistor-Transistor Logic level, input and output interlocking control circuit (3) is for interlocking between input signal and output signal, control chip (4) is for the mutual conversion between the single-ended and differential signal of input/output signal, described IO input/output port (1) is connected with input and output interlocking control circuit (3) by TTL imput output circuit (2), and described input and output interlocking control circuit (3) is connected with differential input and output mouth (5) by control chip (4).
2. a kind of unibus transmitting device based on differential signal according to claim 1, it is characterized in that: described TTL imput output circuit (2) comprises metal-oxide-semiconductor U1 and metal-oxide-semiconductor U2, the D end of described metal-oxide-semiconductor U1 connects unibus input/output port IO by resistance R 5 respectively, by resistance R 2, connect power supply VCC1, the S end ground connection of metal-oxide-semiconductor U1, the G end of metal-oxide-semiconductor U1 is connected with the D end of metal-oxide-semiconductor U2, the S end ground connection of metal-oxide-semiconductor U2, the G end of metal-oxide-semiconductor U2 connects RXD interface, the D end of metal-oxide-semiconductor U2 connects power supply VCC1 by resistance R 3, RXD interface connects power supply VCC1 by resistance R 4, resistance R 5 connects TXD interface.
3. a kind of unibus transmitting device based on differential signal according to claim 2, it is characterized in that: described input and output interlocking control circuit (3) comprises metal-oxide-semiconductor U3, TXD interface is connected into the S end of metal-oxide-semiconductor U3, RXD interface is connected into the G end of metal-oxide-semiconductor U3, the D end of metal-oxide-semiconductor U3 connects power supply VCC1, b by resistance R 1 connecting triode Q1 by resistance R 6 respectively and holds, the e end ground connection of triode Q1, the c end of triode Q1 connects power supply VCC1 by resistance R 7.
4. a kind of unibus transmitting device based on differential signal according to claim 3, it is characterized in that: described differential input and output mouth (5) comprises interface A and interface B, described control chip (4) is high speed half duplex RS-485 transceiver U3, the model of high speed half duplex RS-485 transceiver U3 is SP3485EN, the DI port of high speed half duplex RS-485 transceiver U3 and GND port ground connection, DE port and RE port are connected to the c end of triode Q1, RO port connects RXD interface, A port connecting interface A, B port connecting interface B, VCC port connects power supply VCC2, interconnected by capacitor C 1 between VCC port and power supply VCC2, between GND port and A port, be connected to resistance R 8, between A port and B port, be connected to resistance R 9, between B port and VCC port, be connected to resistance R 10.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201310603607.4A CN103645689B (en) | 2013-11-26 | 2013-11-26 | A kind of monobus transmitting device based on differential signal |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201310603607.4A CN103645689B (en) | 2013-11-26 | 2013-11-26 | A kind of monobus transmitting device based on differential signal |
Publications (2)
Publication Number | Publication Date |
---|---|
CN103645689A true CN103645689A (en) | 2014-03-19 |
CN103645689B CN103645689B (en) | 2016-08-17 |
Family
ID=50250920
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201310603607.4A Active CN103645689B (en) | 2013-11-26 | 2013-11-26 | A kind of monobus transmitting device based on differential signal |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN103645689B (en) |
Cited By (2)
* Cited by examiner, † Cited by third partyPublication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105471420A (en) * | 2014-08-26 | 2016-04-06 | 深圳中德世纪新能源有限公司 | Differential I2C bus communication interface circuit |
CN110177178A (en) * | 2019-06-06 | 2019-08-27 | 四川赛科安全技术有限公司 | A kind of fire telephone host voice communications circuit and implementation method |
Citations (5)
* Cited by examiner, † Cited by third partyPublication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6697897B1 (en) * | 1999-10-28 | 2004-02-24 | Microchip Technology Incorporated | Data communication interface between host and slave processors |
CN101084341A (en) * | 2004-11-10 | 2007-12-05 | 皇家飞利浦电子股份有限公司 | Method of an device for performing bi-directional transmission using a single-wire |
CN101379705A (en) * | 2006-02-08 | 2009-03-04 | 京瓷无线公司 | Level shifting multiplexing circuit for connecting a two conductor full duplex bus to a bidirectional single conductor bus |
CN102325128A (en) * | 2011-07-11 | 2012-01-18 | 北京交通大学 | Protocol Conversion Device and Method for FlexRay Bus and LIN Bus |
CN203616628U (en) * | 2013-11-26 | 2014-05-28 | 合肥卓远电子科技有限公司 | Differential signal-based unibus transmission device |
-
2013
- 2013-11-26 CN CN201310603607.4A patent/CN103645689B/en active Active
Patent Citations (5)
* Cited by examiner, † Cited by third partyPublication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6697897B1 (en) * | 1999-10-28 | 2004-02-24 | Microchip Technology Incorporated | Data communication interface between host and slave processors |
CN101084341A (en) * | 2004-11-10 | 2007-12-05 | 皇家飞利浦电子股份有限公司 | Method of an device for performing bi-directional transmission using a single-wire |
CN101379705A (en) * | 2006-02-08 | 2009-03-04 | 京瓷无线公司 | Level shifting multiplexing circuit for connecting a two conductor full duplex bus to a bidirectional single conductor bus |
CN102325128A (en) * | 2011-07-11 | 2012-01-18 | 北京交通大学 | Protocol Conversion Device and Method for FlexRay Bus and LIN Bus |
CN203616628U (en) * | 2013-11-26 | 2014-05-28 | 合肥卓远电子科技有限公司 | Differential signal-based unibus transmission device |
Cited By (3)
* Cited by examiner, † Cited by third partyPublication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105471420A (en) * | 2014-08-26 | 2016-04-06 | 深圳中德世纪新能源有限公司 | Differential I2C bus communication interface circuit |
CN110177178A (en) * | 2019-06-06 | 2019-08-27 | 四川赛科安全技术有限公司 | A kind of fire telephone host voice communications circuit and implementation method |
CN110177178B (en) * | 2019-06-06 | 2021-01-29 | 四川赛科安全技术有限公司 | Fire-fighting telephone host voice communication circuit and implementation method |
Also Published As
Publication number | Publication date |
---|---|
CN103645689B (en) | 2016-08-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN203522938U (en) | 2014-04-02 | Image long-distance transmission system |
CN105141491B (en) | 2023-05-09 | RS485 communication circuit and method for realizing spontaneous self-receiving |
CN201434881Y (en) | 2010-03-31 | A kind of RS485 interface circuit and electric energy meter using the circuit |
CN103747220A (en) | 2014-04-23 | Data fiber optic transmission system of universal interface of computer |
CN205160512U (en) | 2016-04-13 | RS485 circuit and metering device who makes with this circuit |
CN105159194A (en) | 2015-12-16 | Switching circuit and switching method for switching data receiving/sending operation of RS-485 serial port |
CN102799558B (en) | 2015-03-11 | RS422 communication module based on CPCI bus |
CN102055634B (en) | 2012-07-04 | CAN node interconnection device based on optical fibers |
CN105721059B (en) | 2018-07-24 | Profibus-DP photoelectric signal transformation systems |
CN103645689A (en) | 2014-03-19 | Differential signal based single bus transmission device |
CN203616628U (en) | 2014-05-28 | Differential signal-based unibus transmission device |
CN103812743A (en) | 2014-05-21 | CAN bus communication circuit |
EP1970816B1 (en) | 2013-07-17 | A conversion circuit |
CN103268301B (en) | 2016-08-31 | A kind of half-duplex UART interface circuit of automatic stream |
CN109597783A (en) | 2019-04-09 | A kind of double light-coupled isolation type RS485 circuits |
CN204576499U (en) | 2015-08-19 | The electronic equipment of a kind of RS485 communicating circuit and application thereof |
CN203232419U (en) | 2013-10-09 | Bus input/output interface circuit |
CN101882123B (en) | 2012-02-29 | Long-distance transmitter and transmission system of serial data |
CN208314763U (en) | 2019-01-01 | A kind of Retimer board for being transmitted outside PCIe signal chassis |
CN202904571U (en) | 2013-04-24 | Controller area network (CAN) bus interface circuit with electric isolation function |
CN202602676U (en) | 2012-12-12 | A CAN signal transmission circuit |
CN101662405B (en) | 2012-07-25 | Communication circuit of CAN bus |
CN106301450A (en) | 2017-01-04 | Repeat circuit and half duplex communication circuit for half duplex communication |
CN204442400U (en) | 2015-07-01 | A kind of mining RS-485 isolates repeater |
CN104978294A (en) | 2015-10-14 | Compatible device of serial peripheral interface, serial peripheral interface and host device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
2014-03-19 | PB01 | Publication | |
2014-03-19 | PB01 | Publication | |
2014-04-16 | C10 | Entry into substantive examination | |
2014-04-16 | SE01 | Entry into force of request for substantive examination | |
2016-08-17 | C14 | Grant of patent or utility model | |
2016-08-17 | GR01 | Patent grant | |
2018-06-08 | TR01 | Transfer of patent right | |
2018-06-08 | TR01 | Transfer of patent right |
Effective date of registration: 20180518 Address after: 230088 room 406, 4 building, quality inspection building, 6, Yun Fei Road, Hefei high tech Zone, Anhui, China Patentee after: Hefei star space Mdt InfoTech Ltd Address before: 230088 room 4, software park, hi tech Zone, Hefei, Anhui, 511 Patentee before: HEFEI ZHUOYUAN ELECTRONIC TECHNOLOGY CO., LTD. |